Apple logo
Apple
Write a Review|4.1|

Apple hiring Standard Cell Design Methodology & Flow Engineer, San Diego, California

Standard Cell Design Methodology & Flow Engineer

Apple

San Diego, California
Posted 2 weeks ago

Qualifications

Education

BS

Responsibilities

Primary Duties

  • Be the interface to internal CAD team for planning production flows and with foundry on PDK requirements.
  • Collaborate with technology team on new process requirements and work with design/CAD team to enable relevant tools/flows.
  • Implement sophisticated digital block in Verilog/SystemVerilog, run simulations or formal check for verification.
  • Use data analysis techniques and/or sophisticated Machine Learning models to study the circuit trends in timing, power, and area, and to potentially detect quality issues in large datasets.

Experience Requirements

Required

10 years of relevant industry experience

10 years of experience

Benefits & Perks

Benefits Package

  • Comprehensive medical and dental coverage
  • retirement benefits
  • a range of discounted products and free services
  • reimbursement for certain educational expenses including tuition

Required Skills

Technical Skills

Library CharacterizationTiming/Power/CCS Noise/Variation ModelingLiberty FormatsSpice simulationStatic Timing and Power Analysis flowstiming modeling of large custom macroscomplex sequential flopsDesign For TestDFT friendly RTLimplementation specificationdesigntimingpowerflow automationdata analysisMachine LearningPythonTCLPerlFE modelingVerilogVHDLEDA tools for characterizationsynthesisplace-routeVerilog simulationspice simulationformal verificationDRC/LVSRC extractionlibrary characterizationdevice physicsfoundry ecosystembenchmarking practice

Full Job Description

Standard Cell Design Methodology & Flow Engineer

Work Locations (2) Submit Resume

Do you have passion to join a world-class Digital Design Engineering group and take imaginative and revolutionary ideas and determine how to turn them into reality! You will apply engineering fundamentals and start from scratch if needed, bringing forward-thinking and groundbreaking ideas to the real world. You'll help design the tools that allow us to bring customers experiences they've never-before envisioned. We have an extraordinary opportunity for Standard Cell Design Methodology and Flow Engineers. In this highly visible role, you will be at the heart of a processor design effort, working with the custom digital circuits team and library development, making a critical impact in delivering quality products to market quickly.

Description

Imagine yourself at the center of our cutting-edge processor design in deep submicron technologies, and on standard cell library designs. You will have the opportunity to integrate and come-up with new insights, as well as work with a team of talented engineers. In this role on our custom circuits team, you will:
  • Be the interface to internal CAD team for planning production flows and with foundry on PDK requirements.
  • Collaborate with technology team on new process requirements and work with design/CAD team to enable relevant tools/flows.
  • Implement sophisticated digital block in Verilog/SystemVerilog, run simulations or formal check for verification.
  • Use data analysis techniques and/or sophisticated Machine Learning models to study the circuit trends in timing, power, and area, and to potentially detect quality issues in large datasets.

Minimum Qualifications
  • BS and a minimum of 10 years of relevant industry experience

Preferred Qualifications
  • At least 5+ years in Library Characterization, Timing/Power/CCS Noise/Variation Modeling, Liberty Formats, Spice simulation, Static Timing and Power Analysis flows, etc.
  • Experience with timing modeling of large custom macros and complex sequential flops.
  • Exposure to Design For Test, scan concept and write DFT friendly RTL
  • Understands all aspects of implementation specification, design, timing, power, and flow automation.
  • Data analysis and ML knowledge to study data trend and perform QA on big dataset with automation
  • Flow automation skills in standard cells development and integration to improve execution efficiency. Experience of using Python/TCL/Perl
  • Knowledge of FE modeling/Verilog and/or VHDL, and experience with various EDA tools for characterization, synthesis, place-route, Verilog simulation, spice simulation, formal verification, DRC/LVS, RC extraction and/or library characterization.
  • Proven understanding of device physics and process.
  • Familiar with foundry ecosystem and benchmarking practice.

Pay & Benefits
At Apple, base pay is one part of our total compensation package and is determined within a range. This provides the opportunity to progress as you grow and develop within a role. The base pay range for this role is between $163,300 and $290,100, and your base pay will depend on your skills, qualifications, experience, and location. Apple employees also have the opportunity to become an Apple shareholder through participation in Apple's discretionary employee stock programs. Apple employees are eligible for discretionary restricted stock unit awards, and can purchase Apple stock at a discount if voluntarily participating in Apple's Employee Stock Purchase Plan. You'll also receive benefits including: Comprehensive medical and dental coverage, retirement benefits, a range of discounted products and free services, and for formal education related to advancing your career at Apple, reimbursement for certain educational expenses including tuition. Additionally, this role might be eligible for discretionary bonuses or commission payments as well as relocation. Learn more about Apple Benefits. Note: Apple benefit, compensation and employee stock programs are subject to eligibility requirements and other terms of the applicable plan or program. Apple is an equal opportunity employer that is committed to inclusion and diversity. We seek to promote equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant. Apple accepts applications to this posting on an ongoing basis.

How to Apply

Estimated Salary

$121
/ hour

Apple pays $121 for Electrical Engineer in San Diego, California, with most salaries ranging from $82 to $183. Pay can vary based on role, experience, and local cost of living.

Median
$121
Low
$82
High
$183

Share This Job

Figures represent approximate ranges and may vary based on experience, location, and other factors. For the most accurate information, please consult the employer directly. Contact us to suggest updates to this information.